| pro-     |     | N. 1   |  |
|----------|-----|--------|--|
| \$- V.L. | 2.2 | TC.1:1 |  |
| Ext      | 21. | N      |  |
|          |     |        |  |

Implement a 3-bit adder/subtractor circuit using only 2-input NAND nates.

Page No.

Date.

A three-bit adder will add two three-bit binary numbers and retwins another 3 or 4 bit binary number. For each bit, we will have a full adder and rightmost one will be a half adder because there is no carry from previous one

To for a half adder:

If input two bits are A and B

Sum, S = A + B

Carry, C = AB

10 for a full adder:

inputs A and B and previous carm, C1

Sum, S = ABBEC,

carry, c = AB + C+ (ADB)

3 bit adder



OXFORD<sup>®</sup>

Page No.
Date.

|            |      |       |     |     |       | 50.0.                  |
|------------|------|-------|-----|-----|-------|------------------------|
| Truth Tabl | es   |       |     |     |       |                        |
| # Half a   | dder | :     |     |     |       |                        |
|            | A    | B     | S   | С   |       |                        |
|            | 0    | 0     | 0   | 0   |       |                        |
|            | 0    | 1     | 1   | 0   |       |                        |
|            | 1    | 0     | 1   | 0   |       |                        |
|            | ţ    | 1     | 0   | 1   |       |                        |
|            |      |       |     |     |       |                        |
| # Full     | adde | ٠ : ٣ | -   |     |       |                        |
| A          | B    | 1 C-1 | 1.5 | ' C |       |                        |
| 0          | 0    | 0     | 0   | 0   |       |                        |
| 0          | 0    | 1     | 1   | 0   |       |                        |
| 0          | 1    | 0     | 1   | 0   |       | 2- 184 TYPE TO SEE THE |
| 0          | 1    | 1     | 0   | 1   |       |                        |
| 1          | 0    | 0     | 1   | 0   | 42.7  |                        |
| 1          | 0    | 1     | 0   | 1   | . Ora |                        |
| 1          | 1    | , 0   | 0   | ) ( |       |                        |

| # NOW, WE HI | II impleme | ent the | 3-bit | adder | using |
|--------------|------------|---------|-------|-------|-------|
| only two-inp | out NAND   | gates.  |       |       |       |
| 0            |            |         |       |       |       |

1

OMFORD.

Teacher's Signature .....



**3 BIT ADDER CIRCUIT**